### Mikroişlemci Sistemleri

#10 Bellek

YTÜ-CE

#### Ders-14 Konular

- Hafıza Birimleri
  - ROM
    - Masked ROM
    - PROM
    - EPROM
    - EEPROM
    - Flash Memory
  - RAM

- SRAM
- DRAM
- Adres Çözümleme
- 8086 Hafıza Birimleri Arayüzü
- Örnekler





PROM (Programmable read-only memory)

EPROM (Erasable Programmable read only memory)

EEPROM (Electrically erasable programmable read only memory)

**Masked ROM** 

Flash Memory

| RAM                          | ROM                                      |
|------------------------------|------------------------------------------|
| 1. Temporary Storage.        | 1. Permanent storage.                    |
| 2. Store data in MBs.        | 2. Store data in GBs.                    |
| 3. Volatile.                 | 3. Non-volatile.                         |
| 4.Used in normal operations. | 4. Used for startup process of computer. |
| 5. Writing data is faster.   | 5. Writing data is slower.               |



### ROM (Read Only Memory)

- ROM hafıza birimi çalışması sırasında sadece okunabilir
- ROM → non-volatile : enerjisi kesildiğinde verisi kaybolmaz
- 8086 reset vektöründe bir ROM yerleşiktir

<sup>•</sup> The reset vector for the 8086 processor is at physical address FFFF0h (16 bytes below 1 MB). The value of the CS register at reset is FFFFh and the value of the IP register at reset is 0000h to form the segmented address FFFFh:0000h, which maps to physical address FFFF0h.<sup>[1]</sup>

### ROM Çeşitleri

- Masked ROM
- PROM (programmable read-only memory)
- EPROM (erasable programmable read-only memory)
- EEPROM (electrically erasable programmable read-only memory)
- Flash Memory

#### Masked ROM

- Üretim aşamasında programlanır
- Kullanıcı tarafından yeniden programlanamaz

Yüksek miktarda üretim için uygun

maliyettedir



**Uses** – They are used in network operating systems, server operating systems, storing of fonts for laser printers, sound data in electronic musical instruments .

#### **PROM**

- Sigorta (fuse) link teknolojisi kullanır
- Kullanıcı tarafından 1 kere programlanabilir
- OTP (one time programmable) olarak da

isimlendirilir

**Uses** – They have several different applications, including cell phones, video game consoles, RFID tags, medical devices, and other electronics.





Implementation of: a) mask programmable ROM, b) field programmable PROM

#### **EPROM**

- Kullanıcı tarafından çok defa silinip yazılabilir
- Silme işleminde tüm içerik silinir
- Silme işlemi UV ışık altında 15-20 dk tutularak yapılır

**Uses –** Before the advent of EEPROMs, some micro-controllers, like some versions of Intel 8048, the Freescale 68HC11 used EPROM to store their program .



#### **EEPROM**

- Devrede programlanabilir
- Byte seviyesinde tekil silme imkanı var





#### EPROM (Erasable Programmable ROM)

FAMOS (Floating Gate Avalanche injection MOS)



#### EEPROM (Electrically Erasable PROM)

FLOTOX (Floating Gate Oxide Tunnelling)

Verilen uzun yıllar kalıcı bir şekilde saklanmasını sağlayan yüzer geçidin yüklenmesi için bazı yük enjeksiyon mekanizmaları şu şekildedir:

I.)Sıcak Elektron Enjeksiyonu II.)Fowler-Nordheim Tünelleme Etkisi III.)Polyoksit İletimi





#### EEPROM (Electrically Erasable PROM)

FLOTOX (Floating Gate Oxide Tunnelling)

II.)Fowler-Nordheim Tünelleme Etkisi
Elektronların metal veya yarıiletken
maddeden bir dielektrik maddeye yayılımı
güçlü bir **elektrik alan** altında mümkündür.
Bu yöntemde de elektronların elektrik alan
esasına bağlı olarak tünellenmesi söz
konusudur. Fowler-Nordheim tünelleme
yöntemi Quantum mekaniği esaslarına
dayanır.





### Flash ROM

- Yığın olarak silinebilir
- EEPROM göre daha az esnektir

**Uses** – Many modern PCs have their BIOS stored on a flash memory chip, called as flash BIOS and they are also used in modems as well.



M ve N değerleri arttığında bağlantı sayısı da son derece artacaktır. 5'den büyük değerler karmaşık olarak öngörülür ve örneğin 2<sup>10</sup> için (M=N=10) 1024 satır ve sütun ortaya çıkacaktır

To understand how to program a ROM, consider a 4 x 4 ROM, which means that it has total of 4 addresses at which information is stored, and each of those addresses has a 4-bit information, which is permanent and must be given as the output, when we access a particular address . The following steps need to be performed to program the ROM –

| Inputs |   |   | Outputs |   |   |  |
|--------|---|---|---------|---|---|--|
| X      | Y | A | В       | C | D |  |
| 0      | 0 | 0 | 0       | 1 | 1 |  |
| 0      | 1 | 1 | 1       | 0 | 0 |  |
| 1      | 0 | 1 | 1       | 1 | 1 |  |
| 1      | 1 | 0 | 1       | 1 | 1 |  |

Generally, for a  $2^k$  x n ROM, a k x  $2^k$  decoder is used



Generally, for a  $2^k$  x n ROM, a k x  $2^k$  decoder is used



| Inputs |   |   | Outputs |   |   |  |
|--------|---|---|---------|---|---|--|
| X      | Y | A | В       | C | D |  |
| 0      | 0 | 0 | 0       | 1 | 1 |  |
| 0      | 1 | 1 | 1       | 0 | 0 |  |
| 1      | 0 | 1 | 1       | 1 | 1 |  |
| 1      | 1 | 0 | 1       | 1 | 1 |  |







## **ROM Blok Diyagram**



 $2^{n}$  x m kapasiteli ROM  $\overline{OE} \longleftrightarrow \overline{RD}$   $\overline{CS} \longleftrightarrow Adres çözümleme$ 

### RAM (Random Access Memory)

- RAM → volatile memory
- Hızlı okuma ve yazma
- Bilgisayarda «main memory» olarak kullanılır
- Random access vs. sequential access

### RAM Çeşitleri

- SRAM (static random access memory)
- DRAM (dynamic random access memory)

#### **SRAM**

- SRAM çapraz eşleştirilmiş değil kapıları kullanır.
- Hafıza bölgesine yeni bir veri yazılana kadar enerjisi mevcut olduğu sürece veriyi saklar



CMOS Inverter



https://www.elprocus.com/cmosworking-principle-and-applications/

### SRAM Hücresi



WL: word line (adres), BL: bit line (data)

### SRAM – 1 Yazma Mantığı

- BL=1 and  $\overline{BL}$ =0
- WL=1



### SRAM – 0 Yazma Mantığı

- BL=0 and  $\overline{BL}$ =1
- WL=1



## SRAM – Okuma Mantığı

• WL=1



## SRAM Blok Diyagram



 $2^{n}$  x m kapasiteli SRAM  $\overline{RE} \longleftrightarrow \overline{RD}$   $\overline{WE} \longleftrightarrow \overline{WR}$   $\overline{CS} \longleftrightarrow \text{Adres çözümleme}$ 

# SRAM İç Yapısı



### **DRAM**

- Kapasite + Transistor çiftlerinden oluşur
- Tuttuğu lojik değer belirli aralıklarla güncellenmek zorundadır
- Her bir hücresi SRAM'a göre entegrede 4 kat daha az yer kaplar
- 0 değeri kayıpsız saklanır, 1 değeri güncellenmezse kaybedilir

## DRAM Hücresi



## DRAM – 1 Yazma Mantığı



# DRAM – 0 Yazma Mantığı



### DRAM - Güncelleme



## DRAM Blok Diyagramı



 $2^{2n}$  x m kapasiteli DRAM  $\overline{RE} \leftrightarrow \overline{RD}$   $\overline{WE} \leftrightarrow \overline{WR}$   $\overline{RAS}$  : row select  $\overline{CAS}$  ( $\overline{CS}$ ) : column select

# DRAM İç Yapısı



Figure 2. Hardware Diagram of Typical DRAM (2 N x 2N x 1)

| DRAM                                                               | SRAM                                                |
|--------------------------------------------------------------------|-----------------------------------------------------|
| 1. Constructed of tiny capacitors that leak electricity.           | 1.Constructed of circuits similar to D flip-flops.  |
| 2.Requires a recharge every few milliseconds to maintain its data. | 2.Holds its contents as long as power is available. |
| 3.Inexpensive.                                                     | 3.Expensive.                                        |
| 4. Slower than SRAM.                                               | 4. Faster than DRAM.                                |
| 5. Can store many bits per chip.                                   | 5. Can not store many bits per chip.                |
| 6. Uses less power.                                                | 6.Uses more power.                                  |
| 7.Generates less heat.                                             | 7.Generates more heat.                              |
| 8. Used for main memory.                                           | 8. Used for cache.                                  |

A computer has 2048 MB of RAM.

How many GB of RAM does the computer have?

a.) 2 b.) 4 c.) 6 d.) 8

A computer has 2048 MB of RAM.

How many GB of RAM does the computer have?

a.) 2 b.) 4 c.) 6 d.) 8

(a) Question 8 (a) tells you that a computer has 2048 MB of RAM and then asks how many Gigabytes it has.

To answer this correctly you need to know that 1 Gigabyte = 1024 megabytes.

2048 / 1024 = 2

### Answer

2 Gigabytes (GB)

| Explain <b>three</b> ways that RAM is different to ROM. |
|---------------------------------------------------------|
| 1                                                       |
|                                                         |
|                                                         |
| 2                                                       |
|                                                         |
|                                                         |
| 3                                                       |
|                                                         |
|                                                         |

#### Explain three ways that RAM is different to ROM.

#### **Answers**

- RAM is Volatile, ROM is non-volatile
- RAM is temporary, ROM is (semi) permanent
- RAM normally has a larger capacity that ROM
- . RAM can be edited ROM cannot be edited // RAM can be read from and written to, ROM can only be read from.

The table contains three statements about RAM or ROM.

Tick (✓) to show whether each statement describes RAM or ROM.

| Statement                                              | RAM<br>(√) | ROM<br>(√) |
|--------------------------------------------------------|------------|------------|
| Stores the programs and data that are currently in use |            |            |
| Used to boot up the computer when power is turned on   |            |            |
| Contents are retained when power is turned off         |            |            |

a.)

| RAM<br>(✓) | ROM<br>(✓) |
|------------|------------|
| <b>~</b>   | <b>V</b>   |
| ~          |            |

b.)

| RAM<br>(✓) | ROM<br>(✓) |
|------------|------------|
|            | ✓          |
| 1          | _          |

c.)

| RAM<br>(✓) | ROM<br>(✓) |
|------------|------------|
| ~          | _          |
|            | /          |

d.)

| RAM<br>(✓) | ROM<br>(✓) |
|------------|------------|
|            | V          |
| 1          | 1          |
|            | ~          |

The table contains three statements about RAM or ROM.

Tick (✓) to show whether each statement describes RAM or ROM.

| Statement                                              | RAM<br>(√) | ROM<br>(√) |
|--------------------------------------------------------|------------|------------|
| Stores the programs and data that are currently in use |            |            |
| Used to boot up the computer when power is turned on   |            |            |
| Contents are retained when power is turned off         |            |            |

### C.

| Statement                                              | RAM<br>(✓) | ROM<br>(✓) |
|--------------------------------------------------------|------------|------------|
| Stores the programs and data that are currently in use | -          |            |
| Used to boot up the computer when power is turned on   |            | ~          |
| Contents are retained when power is turned off         |            | <b>√</b>   |

Circle the storage category that includes both RAM and ROM.

a.) Primary b.) Secondary c.) Off-line

Circle the storage category that includes both RAM and ROM.

a.) Primary

| plain what is meant by off-line storage. |  |
|------------------------------------------|--|
|                                          |  |
|                                          |  |
|                                          |  |
|                                          |  |
|                                          |  |
|                                          |  |
|                                          |  |
|                                          |  |

Explain what is meant by off-line storage.

|   | Non-volatile storage                                             |
|---|------------------------------------------------------------------|
|   | Storage that can be disconnected/removed from the computer       |
|   | Any suitable example                                             |
|   | Must be (physically) connected to computer to obtain stored data |
| п | Used to store files as a backup                                  |

Which of the following retains its data even after the computer is switched off?

ROM

RAM

REM

Which of the following retains its data even after the computer is switched off?

- ROM
- RAM
- REM

#### ✓ Correct

**ROM** retains its data when the computer is switched off.

What does RAM stand for?

Random accessible memory

Random access memory

Random allowable memory

What does RAM stand for?

- Random accessible memory
- Random access memory
- Random allowable memory

#### ✓ Correct

RAM stands for random access memory.

What is a computer's main internal backing store?

- CD-ROM
- ROM
- Hard disk

What is a computer's main internal backing store?

- CD-ROM
- ROM
- Hard disk

#### ✓ Correct

The hard disk is a computer's main internal backing store.

- 3. Static memory holds data as long as \_\_\_\_\_
- a) AC power is applied
- b) DC power is applied
- c) Capacitor is fully charged
- d) High Conductivity

- 3. Static memory holds data as long as \_\_\_\_\_
- a) AC power is applied
- b) DC power is applied
- c) Capacitor is fully charged
- d) High Conductivity
- ^ View Answer

Explanation: In any semiconductor equipment, AC power can't be supplied directly. So, static memory holds the data as long as DC power is applied.

- 5. In dynamic memory, CCD stands for \_\_\_\_\_
- a) Charged Count Devices
- b) Change Coupled Devices
- c) Charge Coupled Devices
- d) Charged Compact Disk

- 5. In dynamic memory, CCD stands for \_\_\_\_\_
- a) Charged Count Devices
- b) Change Coupled Devices
- c) Charge Coupled Devices
- d) Charged Compact Disk



Explanation: In dynamic memory, CCD stands for Charge Coupled Devices.

- 6. Volatile memory refers to \_\_\_\_\_
- a) The memory whose loosed data is achieved again when power to the memory circuit is removed
- b) The memory which looses data when power to the memory circuit is removed
- c) The memory which looses data when power to the memory circuit is applied
- d) The memory whose loosed data is achieved again when power to the memory circuit is applied



Explanation: Volatile means 'liable to change rapidly' and volatile memory refers to the memory which looses data rapidly when power to the memory circuit is removed. Thus, it looks after it's data as long as it is powered. Non-volatile means 'not volatile' and non-volatile memory refers to the memory which retains the data even if there is a break in the power supply.

| 3. By which technology, semiconductor memories are constructed? |  |
|-----------------------------------------------------------------|--|
| i) PLD                                                          |  |
| o) LSI                                                          |  |
| ) VLSI                                                          |  |

d) Both LSI and VLSI

- 13. By which technology, semiconductor memories are constructed?
- a) PLD
- b) LSI
- c) VLSI
- d) Both LSI and VLSI
- View Answer

Answer: d

Explanation: Generally, semiconductor memories are constructed using Large Scale Integration (LSI) or Very Large Scale Integration (VLSI) because these are made up of NMOS, CMOS, BJT etc.

- 3. The full form of EEPROM is \_\_\_\_\_
- a) Erasable Electrically Programmable ROMs
- b) Electrically Erasable Programmable ROMs
- c) Electrically Erasable Programming ROMs
- d) Electrically Erasable Programmed ROMs

- 3. The full form of EEPROM is \_\_\_\_\_
- a) Erasable Electrically Programmable ROMs
- b) Electrically Erasable Programmable ROMs
- c) Electrically Erasable Programming ROMs
- d) Electrically Erasable Programmed ROMs



Explanation: The full form of EEPROM is Electrically Erasable Programmable ROMs. In EPROM (Erasable Programmable ROMs), the ROM is cleared by exposing it to UV radiation and also it's a tedious process. Whereas, in EEPROM, the ROM can be cleared electrically and thus is less time consuming and more efficient.

- 8. What is the major difference between DRAM and SRAM?
- a) Dynamic RAMs are always active; static RAMs must reset between data read/write cycles
- b) SRAMs can hold data via a static charge, even with power off
- c) The only difference is the terminal from which the data is removed—from the FET Drain or Source
- d) DRAMs must be periodically refreshed

- 8. What is the major difference between DRAM and SRAM?
- a) Dynamic RAMs are always active; static RAMs must reset between data read/write cycles
- b) SRAMs can hold data via a static charge, even with power off
- c) The only difference is the terminal from which the data is removed—from the FET Drain or Source
- d) DRAMs must be periodically refreshed



Answer: d

Explanation: DRAMs must be periodically refreshed so that it can store the new information. DRAMs are slower compared to SRAMs as the access time for SRAM is less than that of DRAM.

- 13. Which type of ROM has to be custom built by the factory? a) EEPROM
- b) Mask ROM
- c) EPROM
- d) PROM

- 13. Which type of ROM has to be custom built by the factory?
- a) EEPROM
- b) Mask ROM
- c) EPROM
- d) PROM



Answer: b

Explanation: All types of ROM are programmable and can be programmed as per requirement but the mask ROM is always programmed for specific application and it can't be reprogrammed. PROM stands for Programmable Read Only Memory in which the ROM can be externally programmed by the user. EPROM stands for Erasable Programmable Read Only Memory, where the ROM and be cleared and re-programmed.

- 5. The total storage capacity of 16 \* 8 ROM is \_\_\_\_\_
- a) 8 bits
- b) 16 bits
- c) 128 bits
- d) 64 bits

- 5. The total storage capacity of 16 \* 8 ROM is \_\_\_\_\_
- a) 8 bits
- b) 16 bits
- c) 128 bits
- d) 64 bits
- View Answer

Answer: c

Explanation: ROM stands for Read Only Memory in which data is stored permanently and wherefrom data can only be read and rarely modified. The total storage capacity of 16 \* 8 ROM is 128 bits (i.e. 16 \* 8 = 128).

| 5. The bit capacity of a r      | memory that has 2048 addresses and can store 8 bits at each address is |
|---------------------------------|------------------------------------------------------------------------|
| a) 4096<br>b) 16384<br>c) 32768 | bits.                                                                  |
| d) 8129                         |                                                                        |
|                                 |                                                                        |

5. The bit capacity of a memory that has 2048 addresses and can store 8 bits at each address is \_\_\_\_\_\_

- a) 4096
- b) 16384
- c) 32768 bits. d) 8129
- ↑ View Answer

Answer: b

Explanation: 1 address can store 8 bits. Therefore, total capacity of a memory having n addresses = 8 \* n.

Therefore, for 2048 addresses,

total capacity of a memory = 2048 \* 8 = 16384 bits.

- 3. The DRAM stores its binary information on \_\_\_\_\_
- a) MOSFET
- b) Transistor
- c) Capacitor
- d) BJT

| 3. The DRAM stores its binary information on | 3. ¯ | The DRAM | stores it | ts binary | information | on |
|----------------------------------------------|------|----------|-----------|-----------|-------------|----|
|----------------------------------------------|------|----------|-----------|-----------|-------------|----|

- a) MOSFET
- b) Transistor
- c) Capacitor
- d) BJT

View Answer

Answer: c

Explanation: Capacitor has high storing capability only, so DRAM stores its binary information in the form of electric charges on capacitors. However, DRAM takes more time to access data.

## 8086 Adres Uzayı

- 20 uç ile  $2^{20} = 1M$ hafıza gözü adreslenebilir
- Hafıza birimi → birim kapasite 1 byte (8 veri ucu)



1MB

#### 8086 Adres Uzayı

- 8086 → 20 adres ucu, 16 veri ucu var
- Hafıza birimleri → 8 veri ucuna sahip
- 8086 → çift adresten 8 bitlik
   tek adresten 8 bitlik
   çift adresten 16 bitlik

tek adresten 16 bitlik?

işlemleri bir okuma/yazma çevriminde yapmayı desteklemeli

#### 8086 Adres Uzayı – çift adresten 8 bit işlem



#### 8086 Adres Uzayı – tek adresten 8 bit işlem



## 8086 Adres Uzayı – çift adresten 16 bit işlem



#### 8086 Adres Uzayı – tek adresten 16 bit işlem



## Adres Çözümleme

- Hafıza ve I/O çipleri ortak veri ve adres yollarını kullanır
- Bir seferde yola veri çıkan tek bir çip sağlamak için ADRES ÇÖZÜMLEME kullanılır
- Hafıza ve I/O çipleri sadece belirli adres aralıklarına yerleştirmek için ADRES ÇÖZÜMLEME (AÇ) gereklidir

## Isolated I/O – Memory Mapped I/O



| ISOLATED I/O            | MEMORY MAPPED I/O      |
|-------------------------|------------------------|
| Memory and I/O have     | Both have same         |
| separate address space  | address space          |
| All address can be used | Due to addition of I/O |
| by the memory           | addressable memory     |
|                         | become less for        |
|                         | memory                 |
| Separate instruction    | Same instructions can  |
| control read and write  | control both I/O and   |
| operation in I/O and    | Memory                 |
| Memory                  |                        |

| ISOLATED I/O                                                          | MEMORY MAPPED I/O                                            |
|-----------------------------------------------------------------------|--------------------------------------------------------------|
| In this I/O address are called ports.                                 | Normal memory address are for both                           |
| More efficient due to separate buses                                  | Lesser efficient                                             |
| Larger in size due to more buses                                      | Smaller in size                                              |
| It is complex due to separate separate logic is used to control both. | Simpler logic is used as I/O is also treated as memory only. |

## Adres Çözümleme (AÇ)

- AÇ lojiği ile hafıza birimi için  $\overline{CS}$  işareti üretilir
- A1-Ai hafıza biriminin adres uçlarına bağlanır
- A(i+1)-A19 uçları AÇ lojiğine girdi olur
- $M/\overline{IO}$  ucu AÇ'de kullanılırsa  $\rightarrow$  isolated I/O
- $M/\overline{IO}$  ucu AÇ'de kullanılmazsa  $\rightarrow$  memory mapped I/O
- A0,  $\overline{BHE}$  AÇ'de kullanılırsa  $\rightarrow$  seperate bank decoder yöntemi
- A0,  $\overline{BHE}$ ;  $\overline{RD}$ ,  $\overline{WR}$  işaretleri ile birleştirilerek kullanılıyorsa  $\rightarrow$  seperate bank strobe yöntemi

# Seperate Bank Decoder – Seperate Bank Strobe

- Seperate Bank Decoder : Verilen adres aralığına giren çift ve tek adresler için ayrı ayrı  $\overline{CS}$  üretilir
- Seperate Bank Strobe : Verilen adres aralığı için  $\overline{CS}$  üretilir, çift ve tek adresler için ayrı okuma/yazma işaretleri üretilir

#### Seperate Bank Decoder – Seperate Bank Strobe



## Adres Çözümleme

- AÇ lojiği için
  - Çok girişli NAND kapısı
  - Dekoder entegresi
  - PAL, PLD (programlanabilir lojik elemanlar)

#### Adres Çözümleme – 3x8 decoder (74138)

| INPUTS     |                          |           |   |      | OUTDUTS |                       |                  |                          | OUTPUTS $\Xi$            |                  |                    |           | ED        |                          |
|------------|--------------------------|-----------|---|------|---------|-----------------------|------------------|--------------------------|--------------------------|------------------|--------------------|-----------|-----------|--------------------------|
| E          | NABL                     | .E        | S | ELEC | T       |                       | OUTPUTS          |                          |                          |                  | SELECTED<br>OUTPUT |           |           |                          |
| <i>E</i> 1 | $\overline{\mathbf{E2}}$ | <b>E3</b> | С | В    | Α       | <del></del> <b>Y0</b> | <b><u>Y1</u></b> | $\overline{\mathbf{Y2}}$ | $\overline{\mathbf{Y3}}$ | <b><u>Y4</u></b> | <b>Y5</b>          | <b>Y6</b> | <b>Y7</b> | SEL                      |
| L          | Χ                        | Χ         | Χ | Χ    | Χ       | Н                     | Н                | Н                        | Н                        | Н                | Н                  | Н         | Н         | NONE                     |
| Χ          | Χ                        | Н         | Χ | Χ    | Χ       | Н                     | Н                | Н                        | Н                        | Н                | Н                  | Н         | Н         | NONE                     |
| X          | Н                        | X         | Χ | Χ    | Χ       | Н                     | Н                | Н                        | Н                        | Н                | Н                  | Н         | Н         | NONE                     |
| Н          | L                        | L         | L | L    | L       | L                     | Н                | Н                        | Н                        | Н                | Н                  | Н         | Н         | <u> 70</u>               |
| Н          | L                        | L         | L | L    | Н       | Н                     | L                | Н                        | Н                        | Н                | Н                  | Н         | Н         | <u> 71</u>               |
| Н          | L                        | L         | L | Н    | L       | Н                     | Н                | L                        | Н                        | Н                | Н                  | Н         | Н         | <u> </u>                 |
| Н          | L                        | L         | L | Н    | Н       | Н                     | Н                | Н                        | L                        | Н                | Н                  | Н         | Н         | <del>\overline{Y3}</del> |
| Н          | L                        | L         | Н | L    | L       | Н                     | Н                | Н                        | Н                        | L                | Н                  | Н         | Н         | <del>\overline{Y4}</del> |
| Н          | L                        | L         | Н | L    | Н       | Н                     | Н                | Н                        | Н                        | Н                | L                  | Н         | Н         | <u> 75</u>               |
| Н          | L                        | L         | Н | Н    | L       | Н                     | Н                | Н                        | Н                        | Н                | Н                  | L         | Н         | <del>Y6</del>            |
| Н          | L                        | L         | Н | Н    | Н       | Н                     | Н                | Н                        | Н                        | Н                | Н                  | Н         | L         | <u>77</u>                |



X : Don't Care, L : Low, H : High

#### Adres Çözümleme – 2x4 decoder (74139)

| INPL              |     | OUT | 면건        |           |           |           |                            |
|-------------------|-----|-----|-----------|-----------|-----------|-----------|----------------------------|
| ENABLE            | SEL | ECT | L '       | 001       | SELECT    |           |                            |
| $\overline{m{E}}$ | В   | Α   | <b>Y0</b> | <u>71</u> | <b>Y2</b> | <b>Y3</b> | SELI                       |
| Н                 | Χ   | Χ   | Н         | Н         | Н         | Н         | NONE                       |
| L                 | L   | L   | L         | Н         | Н         | Н         | <u> 70</u>                 |
| L                 | L   | Н   | Н         | L         | Н         | Н         | <u> </u>                   |
| L                 | Н   | L   | Н         | Н         | L         | Н         | <u> </u>                   |
| L                 | Н   | Н   | Н         | Н         | Н         | L         | <del></del> <del>Y</del> 3 |



X : Don't Care, L : Low, H : High

: 62256 RAM (32K x8) : 17 adres ucu ver.

4 adet 62256 RAM bullanarak 00000H adresinden başlayarak
128 K By te'lik bir alana RAM yerleştirin.

: 62256 RAM (32K x8) : 15 adres ucu ver. 4 adet 62256 RAM kullonarak 00000H adresinden başlayarak 128 x By te'lik borr alona RAM yerlestmin.



27.21° 128KB > (FFFFH

> seam odes Chloryo1 0000 0000 OFFFF 0000 0000 0000 0000 0000 10000 000 1111 IFFFF DO011



BHE HBRD
RD
LBRD

BHE DIHBWR

TUR

LBWR





- 2) 8086 mikroişlemci sisteminin bellek uzayına 00000H adresinde itibaren 128KB'lık alana 32K×8 kapasiteli SRAM'lerden oluşan RAM bloğu ve bitiş adresi FFFFFH olan 128KB'lık alana 64K×8 kapasiteli EPROM'lardan oluşan ROM bloğu yerleştirilmek isteniyor. (40 puan)
  - a) RAM ve ROM bloklarının başlangıç ve bitiş adreslerini belirtin. (10 puan)
     b) Kullanılan SRAM ve EPROM'ların adres ucu sayılarını belirtin. (5 puan)
  - c) İstenen RAM ve ROM bloklarını oluşturmak için kaçar adet SRAM ve EPROM kullanılması gerektiğini bulun. (5 puan)
- d) RAM ve ROM bloklarının bellek uzayında yerleşimini sağlayan adres çözümleme devresini tek bir 3×8 dekoder kullanarak gerçekleyin ve mikroişlemciden hafıza birimlerine giden tüm uç bağlantılarını çizerek gösterin. (20 puan)
- Not: SRAM entegresinde bulunan uçlar: D7-D0 (Veri yolu), Adres yolu,  $\overline{CS}$ ,  $\overline{OE}$ ,  $\overline{WE}$  EPROM entegresinde bulunan uçlar: D7-D0 (Veri yolu), Adres yolu,  $\overline{CS}$ ,  $\overline{OE}$ ,

- 2) 8086 mikroişlemci sisteminin bellek uzayına 00000H adresinde itibaren 128KB'lık alana 32K×8 kapasiteli SRAM'lerden oluşan RAM bloğu ve bitiş adresi FFFFFH olan 128KB'lık alana 64K×8 kapasiteli EPROM'lardan oluşan ROM bloğu yerleştirilmek isteniyor. (40 puan)
  - a) RAM ve ROM bloklarının başlangıç ve bitiş adreslerini belirtin. (10 puan)

(a) Herbir blok kapasitesi 128KB olduğundan  $128K = 2^{7}.2^{10} \Rightarrow 17 \text{ uq değisimi}$   $17 \text{ bit } \binom{00000 \text{ H}}{1\text{FFFH}} \xrightarrow{3} \text{ pam bloğu başlangıq ve bitis adresleri}$ 

16 × 16 × 16 × 16 × 2 =

131072

131072

2^17 =



2) 8086 mikroişlemci sisteminin bellek uzayına 00000H adresinde itibaren 128KB'lık alana 32K×8 kapasiteli SRAM'lerden oluşan RAM bloğu ve bitiş adresi FFFFFH olan 128KB'lık alana 64K×8 kapasiteli EPROM'lardan oluşan ROM bloğu yerleştirilmek isteniyor. (40 puan)
a) RAM ve ROM bloklarının başlangıç ve bitiş adreslerini belirtin. (10 puan)

Herbr blok kapasitesi 128KB olduğundan 128K = 27.210 => 17 ug degisimi 17 bit (00000H) } RAM blogy baslangiq ve boths adresler 17 bit (FFFFFFF } Rom blogu baslangia re bitis adresleri

- 2) 8086 mikroişlemci sisteminin bellek uzayına 00000H adresinde itibaren 128KB'lık alana 32K×8 kapasiteli SRAM'lerden oluşan RAM bloğu ve bitiş adresi FFFFFH olan 128KB'lık alana 64K×8 kapasiteli EPROM'lardan oluşan ROM bloğu yerleştirilmek isteniyor. (40 puan)
  - a) RAM ve ROM bloklarının başlangıç ve bitiş adreslerini belirtin. (10 puan)
  - b) Kullanılan SRAM ve EPROM'ların adres ucu sayılarını belirtin. (5 puan)

- 2) 8086 mikroişlemci sisteminin bellek uzayına 00000H adresinde itibaren 128KB'lık alana 32K×8 kapasiteli SRAM'lerden oluşan RAM bloğu ve bitiş adresi FFFFFH olan 128KB'lık alana 64K×8 kapasiteli EPROM'lardan oluşan ROM bloğu yerleştirilmek isteniyor. (40 puan)
  - a) RAM ve ROM bloklarının başlangıç ve bitiş adreslerini belirtin. (10 puan)
  - b) Kullanılan SRAM ve EPROM'ların adres ucu sayılarını belirtin. (5 puan)
  - c) İstenen RAM ve ROM bloklarını oluşturmak için kaçar adet SRAM ve EPROM kullanılması gerektiğini bulun. (5 puan)



adrimonage

RAMIOW VE RAMHICH lan 4 us adres abzümlenege?

4 adet seaich usa ihtigas ver.

3x8 dekoderde 3 seum usu olduğu isin

A19-A18'in ilgilenilen hafiza bloklarında

her zaman aynı değeri almasından

fayat Ohanator K sanal 4 seam usu

olusturu labitir.





